

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 1/37 |
|----------------|---------------------------------------------|------------|------------|----------|------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00   |

## **Tentative Product Specification**

To:

### Product Name: M101GWWC R4

### Document Issue Date: 2019/08/26

| Customer                                        | InfoVision Optoelectronics |
|-------------------------------------------------|----------------------------|
| <u>SIGNATURE</u>                                | SIGNATURE                  |
|                                                 | REVIEWED BY CQM            |
|                                                 | PREPARED BY FAE            |
|                                                 |                            |
| Please return 1 copy for your confirmation with |                            |
| your signature and comments.                    |                            |

Note : 1. Please contact InfoVision Company before designing your product based on this product.
 2. The information contained herein is presented merely to indicate the characteristics and performance of our products. No responsibility is assumed by IVO for any intellectual property claims or other problems that may result from application based on the module described herein.

FQ-7-30-0-009-03D

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 2/37 |
|----------------|---------------------------------------------|------------|------------|----------|------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00   |

| Revision | Date       | Page | <b>Revised Content/Summary</b> | Remark |
|----------|------------|------|--------------------------------|--------|
| 00       | 2019/08/26 |      | First issued.                  |        |
|          |            |      |                                |        |
|          |            |      |                                |        |
|          |            |      |                                |        |
|          |            |      |                                |        |
|          |            |      |                                |        |
|          |            |      |                                |        |
|          |            |      |                                |        |
|          |            |      |                                |        |
|          |            |      |                                |        |
|          |            |      |                                |        |

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 3/37 |
|----------------|---------------------------------------------|------------|------------|----------|------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00   |

### CONTENTS

| 1.0 | GENERAL DESCRIPTIONS       | 4  |
|-----|----------------------------|----|
| 2.0 | ABSOLUTE MAXIMUM RATINGS   | 6  |
| 3.0 | OPTICAL CHARACTERISTICS    | 7  |
| 4.0 | ELECTRICAL CHARACTERISTICS | 10 |
| 5.0 | MECHANICAL CHARACTERISTICS | 30 |
| 6.0 | RELIABILITY CONDITIONS     | 32 |
| 7.0 | PACKAGE SPECIFICATION      | 34 |
| 8.0 | LOT MARK                   | 35 |
| 9.0 | GENERAL PRECAUTION         | 36 |
|     |                            |    |

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 4/37 |
|----------------|---------------------------------------------|------------|------------|----------|------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00   |

#### **1.0 General Descriptions**

#### 1.1 Introduction

The M101GWWC R4 is a Color Active Matrix Liquid Crystal Display with a back light system. The matrix uses a-Si Thin Film Transistor as a switching device. This TFT LCD has a 10.1 inch diagonally measured active display area with WXGA resolution (800 horizontal by 1,280 vertical pixels array).

2

#### 1.2 Features

- Supported WXGA Resolution
- MIPI Interface
- Wide View Angle
- Compatible with RoHS Standard

#### 1.3 Product Summary

| Items                        |             | Specifications                                    | Unit               |
|------------------------------|-------------|---------------------------------------------------|--------------------|
| Screen Diagonal              |             | 10.1                                              | inch               |
| Active Area (H x V)          |             | 135.36×216.58                                     | mm                 |
| Number of Pixels (H          | xV)         | 800×1,280                                         | -                  |
| Pixel Pitch (H x V)          |             | 0.1692×0.1692                                     | mm                 |
| Pixel Arrangement            |             | R.G.B. Vertical Stripe                            | -                  |
| Display Mode                 |             | Normally Black                                    | -                  |
| White Luminance              |             | (450) (Typ.)                                      | cd /m <sup>2</sup> |
| Contrast Ratio               |             | (1000) (Typ.)                                     | -                  |
| Response Time                |             | (30) (Typ.)                                       | ms                 |
| Input Voltage                |             | 3.3 (Тур.)                                        | V                  |
| Power Consumption            | 6           | (2.22) (Max.)@White Pattern ,FV=60Hz              | W                  |
| Weight                       |             | (145 )(Max.)                                      | g                  |
| Outline Dimension            | Without PCB | (142.00) (Typ.) × (228.50) (Typ.) × (2.70) (Max.) |                    |
| (H x V x D) With PCB         |             | (142.00) (Typ.) × (228.50) (Typ.) × (4.50) (Max.) | mm                 |
| Electrical Interface (Logic) |             | MIPI                                              | -                  |
| Support Color                |             | 16.7 M                                            | -                  |
| NTSC                         |             | (60) (Typ.)                                       | %                  |
| Surface Treatment            |             | Anti-glare                                        | -                  |

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 5/37 |
|----------------|---------------------------------------------|------------|------------|----------|------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00   |

#### 1.4 Functional Block Diagram

Figure 1 shows the functional block diagram of the LCD module.

#### Figure 1 Block Diagram



#### 1.5 Pixel Mapping

**Figure2 Pixel Mapping** 



| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 6/37 |
|----------------|---------------------------------------------|------------|------------|----------|------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00   |

#### 2.0 Absolute Maximum Ratings

#### Table 1 Electrical & Environment Absolute Rating

| Item                  | Symbol   | Min.   | Max.  | Unit | Note            |
|-----------------------|----------|--------|-------|------|-----------------|
| Logic Supply Voltage  | $V_{DD}$ | (-0.3) | (6.0) | V    |                 |
| Logic Supply Voltage  | lovcc    | (-0.3) | (3.6) | V    | (1) (2) (3) (4) |
| Operating Temperature | Tgs      | 0      | 60    | °C   | ('),(2),(0),(') |
| Storage Temperature   | Ta       | -20    | 60    | °C   |                 |

Note (1) All the parameters specified in the table are absolute maximum rating values that may cause faulty operation or unrecoverable damage, if exceeded. It is recommended to follow the typical value.

Note (2) All the contents of electro-optical specifications and display fineness are guaranteed under Normal Conditions. All the display fineness should be inspected under normal conditions. Normal conditions are defined as follow: Temperature:  $25^{\circ}$ C, Humidity:  $55\pm 10\%$ RH.

Note (3) Unpredictable results may occur when it was used in extreme conditions.  $T_a$ = Ambient Temperature,  $T_{gs}$ = Glass Surface Temperature. All the display fineness should be inspected under normal conditions.

Note (4) Temperature and relative humidity range are shown in the figure below. Wet bulb temperature should be lower than 38.3°C, and no condensation of water. Besides, protect the module from static electricity





| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 7/37 |
|----------------|---------------------------------------------|------------|------------|----------|------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00   |

### 3.0 Optical Characteristics

The optical characteristics are measured under stable conditions as following notes.

#### Item **Conditions** Min. Unit Typ. Max. Note θ \_\_+ (80) (85) -Horizontal **Viewing Angle** θ<sub>x-</sub> (80) (85) -(1),(2),(3),(4),(8)degree (CR≥10) θ<sub>y+</sub> (80) (85) Vertical θ<sub>y-</sub> (80) (85) -(1),(2),(4),(8)(1,000)Contrast Ratio Center (800)\_ $\theta x = \theta y = 0^{\circ}$ (1),(2),(5),(8)**Response Time** Rising + Falling (30) (35) ms \_ $\theta x = \theta y = 0^{\circ}$ Red \_ Х Red \_ у Green Х -Color TBD TBD TBD Green -(1),(2),(3),(8)У Chromaticity Blue $\theta x = \theta y = 0^{\circ}$ Х \_ (CIE1931) Blue У \_ White х Typ. (0.300)Typ. --0.03 White +0.03 (0.320)y -

#### **Table 2 Optical Characteristics**

Note (1) Measurement Setup:

Center

**5** Points

13 Points

NTSC

White Luminance

Luminance

Uniformity

The LCD module should be stabilized at given ambient temperature (25°C) for 30 minutes to avoid abrupt temperature changing during measuring. In order to stabilize the luminance, the measurement should be executed after lighting backlight for 30 minutes in the windless room.

(55)

(400)

(80)

(75)

(60)

(450)

-

-

\_

\_

\_

\_

(1),(2),(3),(8)

θx=θy=0° (1),(2),(6),(8)

 $\theta x = \theta y = 0^{\circ}$ 

(1),(2),(7),(8)

 $\theta x = \theta y = 0^{\circ}$ 

%

 $cd/m^2$ 

%

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 8/37 |
|----------------|---------------------------------------------|------------|------------|----------|------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00   |

#### Figure 4 Measurement Setup



Note (2) The LED input parameter setting as:

#### I\_LED:(80m)A

Note (3) Definition of Viewing Angle

#### **Figure 5 Definition of Viewing Angle**



Note (4) Definition of Contrast Ratio (CR) The contrast ratio can be calculated by the following expression: Contrast Ratio (CR) = White / Black Note (5) Definition of Response Time ( $T_R$ ,  $T_F$ )

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 9/37 |
|----------------|---------------------------------------------|------------|------------|----------|------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00   |

#### Figure 6 Definition of Response Time



Note (6) Definition of Luminance White

Measure the luminance of White pattern (Ref.: Active Area)

Display Luminance=L1(center point)

Note (7) Definition of Luminance Uniformity (Ref.: Active Area) Measure the luminance of White pattern at 13 points. Luminance Uniformity= Min.(L1, L2, ... L13) / Max.(L1, L2, ... L13)

H—Active Area Width, V—Active Area Height, L—Luminance



#### Figure 7 Measurement Locations of 13 Points

Note (8) All optical data based on IVO given system & nominal parameter & testing machine in this document.

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 10/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

#### 4.0 Electrical Characteristics

#### 4.1 Interface Connector

#### Table 3 Signal Connector Type

| Item                | Description                 |        |
|---------------------|-----------------------------|--------|
| Manufacturer / Type | Hirose/FH26W-39S-0.3SHW(60) | $\sim$ |

#### Table 4 Signal Connector Pin Assignment

| Pin No | Symbol  | Description                                                          | Remarks |
|--------|---------|----------------------------------------------------------------------|---------|
| 1      | NC      | NC                                                                   | -       |
| 2      | NC      | NC                                                                   | -       |
| 3      | NC      | NC                                                                   | -       |
| 4      | FB4     | LED-                                                                 | -       |
| 5      | FB3     | LED-                                                                 | -       |
| 6      | FB2     | LED-                                                                 | -       |
| 7      | FB1     | LED-                                                                 | -       |
| 8      | NC      | NC                                                                   | -       |
| 9      | VLED    | LED+                                                                 | -       |
| 10     | VLED    | LED+                                                                 | -       |
| 11     | VLED    | LED+                                                                 | -       |
| 12     | חחע     | External high voltage pin, used in OTP mode and operates at 7.5v, If | _       |
| 12     | VPP     | not used, let it open                                                |         |
| 13     | NC      | NC                                                                   | -       |
| 14     | NC      | NC                                                                   | -       |
| 15     | GND     | GND                                                                  | -       |
| 16     | LCD_RST | Reset                                                                | -       |
| 17     | SCL     | I2C-Compatible Serial-Clock Input of Digital Vcom (Only Use for IVO) | -       |
| 18     | SDV     | I2C-Compatible Serial-Data Input/output of Digital Vcom              | -       |
|        | JDA     | (Only Use for IVO)                                                   |         |
| 19     | VDD     | 3.3V                                                                 | -       |
| 20     | VDD     | 3.3V                                                                 | -       |
| 21     | VDD     | 3.3V                                                                 | -       |
| 22     | IOVCC   | 1.8V                                                                 | -       |
| 23     | IOVCC   | 1.8V                                                                 | -       |
| 24     | GND     | GND                                                                  | -       |
| 25     | D3P     | MIPI Input Data Pair D3P                                             | -       |
| 26     | D3N     | MIPI Input Data Pair D3N                                             | -       |

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 11/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

| 27 | GND  | GND                       | - |
|----|------|---------------------------|---|
| 28 | D2P  | MIPI Input Data Pair D2P  | - |
| 29 | D2N  | MIPI Input Data Pair D2N  | - |
| 30 | GND  | GND                       | - |
| 31 | CLKP | MIPI Input Data Pair CLKP | - |
| 32 | CLKN | MIPI Input Data Pair CLKN | - |
| 33 | GND  | GND                       | - |
| 34 | D1P  | MIPI Input Clock Pair D1P | - |
| 35 | D1N  | MIPI Input Clock Pair D1N | - |
| 36 | GND  | GND                       | - |
| 37 | D0P  | MIPI Input Clock Pair D0P | - |
| 38 | DON  | MIPI Input Clock Pair D0N | - |
| 39 | GND  | GND                       | - |

ر ر

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 12/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

#### 4.2 Signal Electrical Characteristics

4.2.1 Reset Input Timing

#### Figure 8 Reset input timings



#### Table 5 Signal of Reset input timings

| Symbol | Parameter              | Related pins | Min | Max               | Unit | Note     |
|--------|------------------------|--------------|-----|-------------------|------|----------|
| tRW    | Reset pulse width(2)   | RESX         | 10  | $\mathbf{\Theta}$ | μs   | -        |
| tRT F  | Reset complete time(3) | -            | -   | 5                 | ms   | (5)      |
|        |                        | -            | -   | 120               | ms   | (6), (7) |

Note (1) The reset complete time also required time for loading ID bytes from OTP to registers. This loading is done everytime when there is HW reset cancel time (tRT) within 5 ms after a rising edge of RESX.

(2) Spike due to an electrostatic discharge on RESX line does not cause irregular system reset according to the table below.

#### Table 6 Spike of RESX line

|                        | -              |
|------------------------|----------------|
| RESX Pulse             | Action         |
| Shorter than 5 µs      | Reset Rejected |
| Longer than 10 µs      | Reset          |
| Between 5 µs and 10 µs | Reset Start    |

(3) During the resetting period, the display will be blanked (The display is entering blanking sequence, which maximum time is 120 ms, when Reset Starts in Sleep Out –mode. The display remains the blank state in Sleep In –mode) and then returns to Default condition for H/W reset.

(4) Spike Rejection also applies during a valid reset pulse as shown below:

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 13/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

#### **Figure 9 Reset timings**



- (5) When Reset is applied during Sleep In Mode.
- (6) When Reset is applied during Sleep Out Mode.
- (7) It is necessary to wait 5msec after releasing RESX before sending commands. Also Sleep Out command cannot be sent for 120msec.
- (8) After Sleep Out Command, it is necessary to wait 120msec then send RESX.

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 14/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

#### 4.2.2 DSI D-PHY electronic characteristics

The Description of D-PHY Layer In general, the DSI - PHY may contain the following electrical functions: Low-Power Receiver (LP-RX), High-Speed Receiver (HS-RX), the Low-Power Contention Detector (LP-CD), and Low Power Transmitter (LP-TX). Figure 10 shows the complete set of electronic functions required for a fully featured PHY transceiver.



#### Figure 10 Electronic functions of a D-PHY transceiver

| Document Title | M101GWWC R4 Tenta | ative Product S | Page No.              | 15/37 |    |
|----------------|-------------------|-----------------|-----------------------|-------|----|
| Document No.   |                   | Issue date      | Issue date 2019/08/26 |       | 00 |

Figure11 shows both the HS and LP signal levels of electronic characteristics, respectively. Where, the HS receiver utilizes low-voltage swing differential signaling. The LP transmitter and LP receiver utilize low-voltage swing single signaling. Because the HS signaling levels are below the LP low-level input threshold, Lane switches between Low-Power and High-Speed mode during normal operation.



All rights strictly reserved reproduction or issue to third parties in any form whatever is not permitted without written authority from the proprietor.

| Document Title | M101GWWC R4 Tenta | ative Product S | Page No.              | 16/37 |    |
|----------------|-------------------|-----------------|-----------------------|-------|----|
| Document No.   |                   | Issue date      | Issue date 2019/08/26 |       | 00 |

4.2.3 The Electronic Characteristics of Low-Power Transmitter (TX)

The Low-Power TX shall be a slew-rate controlled push-pull driver. It is used for driving the Lines in all Low-Power modes. Hence, it is important to keep static power consumption of a LP TX be as low as possible. Under tables list DC and AC characteristic for Low power transmitter.

| Parameter | Description                | Min. | Тур. | Max. | Unit | Note |
|-----------|----------------------------|------|------|------|------|------|
| VOH       | Thevenin output high level | 1.1  | 1.2  | 1.3  | V    | -    |
| VOL       | Thevenin output low level  | -50  | -    | 50   | mV   | -    |
| ZOLP      | Output impedance of LP-TX  | 110  | -    |      | Ω    | (1)  |

Table 7 LP-TX DC Specifications

Note (1) Though no maximum value for ZOLP is specified, the LP transmitter output impedance shall ensure the tRLP/tFLP specification is met.

| Parameter  | Description                                          | Min.                             | Тур. | Max. | Unit  | Note             |
|------------|------------------------------------------------------|----------------------------------|------|------|-------|------------------|
| tRLP/tFLP  | 15%-85% rise time and fall time                      |                                  | -    | 25   | ns    | (1)              |
| TLP-PER-TX | Period of the LP exclusive-OR clock                  | 90                               |      |      | ns    |                  |
|            | Slew rate @ CLOAD = 0pF                              | 30                               | -    | 500  | mV/ns | (1), (3),(5),(6) |
|            | Slew rate @ CLOAD = 5pF                              | -                                | -    | 300  | mV/ns | (1), (3),(5),(6) |
|            | Slew rate @ CLOAD = 20pF                             | -                                | -    | 250  | mV/ns | (1), (3),(5),(6) |
|            | Slew rate @ CLOAD = 70pF                             | -                                | -    | 150  | mV/ns | (1), (3),(5),(6) |
| δV/δtSR    | Slew rate @ CLOAD = 0 to 70pF<br>(Rising Edge Only)  | 30                               | -    | -    | mV/ns | (1), (3),(7)     |
|            | Slew rate @ CLOAD = 0 to 70pF<br>(Rising Edge Only)  | 30 – 0.075<br>*(VO,INST-<br>700) | -    | -    | mV/ns | (1), (8),(9)     |
|            | Slew rate @ CLOAD = 0 to 70pF<br>(Falling Edge Only) | 30                               | -    | -    | mV/ns | (1), (2),(3)     |
| CLOAD      | Load capacitance                                     | -                                | -    | 70   | pF    | -                |

Table 8 LP-TX AC Specifications

| Document Title | M101GWWC R4 Tenta | ative Product S | Page No.   | 17/37    |    |
|----------------|-------------------|-----------------|------------|----------|----|
| Document No.   |                   | Issue date      | 2019/08/26 | Revision | 00 |

Note (1) CLOAD includes the low-frequency equivalent transmission line capacitance. The capacitance of TX and RX are assumed to always be <10pF. The distributed line capacitance can be up to 50pF for a transmission line with 2ns delay.

- (2) When the output voltage is between 400 mV and 930 mV.
- (3) Measured as average across any 50 mV segment of the output signal transition.
- (4) This parameter value can be lower than TLPX due to differences in rise vs. fall signal
- slopes and trip levels and mismatches between Dp and Dn LP transmitters.
- (5) This value represents a corner point in a piecewise linear curve.
- (6) When the output voltage is in the range specified by VPIN(absmax).
- (7) When the output voltage is between 400 mV and 700 mV.
- (8) Where VO, INST is the instantaneous output voltage, VDP or VDN, in millivolts.
- (9) When the output voltage is between 700 mV and 930 mV.

| Document Title | M101GWWC R4 Tenta | ative Product S | Page No.   | 18/37    |    |
|----------------|-------------------|-----------------|------------|----------|----|
| Document No.   |                   | Issue date      | 2019/08/26 | Revision | 00 |

4.2.4 Signal Electrical Characteristics For MIPI Receiver

#### The Electronic Characteristics of Receiver (RX)

This part includes two parts which Low-Power RX and High-Speed RX. Because they have differential DC and AC characteristic, first to describe LP-RX then describe HS-RX.

#### Low-Power Receiver (RX)

The low power receiver is an un-terminated, single-ended receiver circuit. The LP receiver is used to detect the Low-Power state on each pin. For high robustness, the LP receiver shall filter out noise pulses and RF interference. It is recommended the implementer optimize the LP receiver design for low power. The LP receiver shall reject any input glitch when the glitch is smaller than eSPIKE. The filter shall allow pulses wider than TMIN to propagate through the LP receiver. The Figure 12 shows Input Glitch Rejection of Low-Power RX. In addition, under tables list DC and AC characteristic for LP-RX.



#### Figure 12 Input Glitch Rejections of Low-Power Receivers

| Document Title | M101GWWC R4 Tenta | ative Product S | Page No.   | 19/37    |    |
|----------------|-------------------|-----------------|------------|----------|----|
| Document No.   |                   | Issue date      | 2019/08/26 | Revision | 00 |

#### **Table 9 LP-RX DC Specifications**

| Parameter | Description                               | Min. | Тур. | Max. | Unit | Note |
|-----------|-------------------------------------------|------|------|------|------|------|
| VIH       | Logic 1 input threshold                   | 880  | -    | -    | mV   | -    |
| VIL       | Logic 0 input threshold, not in ULP state | -    | -    | 550  | mV   | -    |

#### Table 10 LP-RX AC Specifications

| Parameter | Description                       | Min. | Тур. | Max. | Unit | Note        |
|-----------|-----------------------------------|------|------|------|------|-------------|
| eSPIKE    | Input pulse rejection             | -    | -    | 300  | V.ps | (1),(2),(4) |
| TMIN      | Minimum pulse width response      | 20   | -    | -    | ns   | (4)         |
| VINT      | Peak-to-peak interference voltage | -    | -    | 200  | mV   | -           |
| fINT      | Interference frequency            | 450  |      | -    | MHz  | -           |

Note (1) Time-voltage integration of a spike above VIL when being in LP-0 state or below VIH when being in LP-1 state

- (2) An impulse less than this will not change the receiver state.
- (3) In addition to the required glitch rejection, implementers shall ensure rejection of known RF-interferers.
- (4) An input pulse greater than this shall toggle the output.

#### Line Contention Detection

Contention can be inferred by following conditions:

1. Detect an LP high fault when the LP transmitter is driving high and the pin voltage is less than VIL.

2. Detect an LP low fault shall be detected when the LP transmitter is driving low and the pad pin voltage is greater than VIHCD.

| Parameter | Description                  | Min. | Тур. | Max. | Unit | Note |  |
|-----------|------------------------------|------|------|------|------|------|--|
| VIHCD     | Logic 1 contention threshold | 450  | -    | -    | mV   | -    |  |
| VILCD     | Logic 0 contention threshold | -    | -    | 200  | mV   | -    |  |

#### **Table 11 Contention Detector DC Specifications**

| Document Title | M101GWWC R4 Tenta | ative Product S | Page No.   | 20/37    |    |
|----------------|-------------------|-----------------|------------|----------|----|
| Document No.   |                   | Issue date      | 2019/08/26 | Revision | 00 |

#### **High-Speed Receiver (RX)**

The HS receiver is a differential line receiver. It contains a switch-able parallel input termination, ZID, between the positive input pin Dp and the negative input pin Dn. Under Tables list DC and AC characteristic for HS-RX.

|           | Table 12 113 Receiver DC 3p         | ecification | 3    |      |      |         |
|-----------|-------------------------------------|-------------|------|------|------|---------|
| Parameter | Description                         | Min.        | Тур. | Max. | Unit | Note    |
| VCMRXDC   | Common-mode voltage HS receive mode | 70          | -    | 330  | mV   | (1),(2) |
| VIDTH     | Differential input high threshold   | -           | -    | 70   | mV   | -       |
| VIDTL     | Differential input low threshold    | -70         |      | -    | mV   | -       |
| VIHHS     | Single-ended input high voltage     | -           |      | 460  | mV   | (1)     |
| VILHS     | Single-ended input low voltage      | -40         | -    | -    | mV   | (1)     |
| ZID       | Differential input impedance        | 80          | 100  | 125  | Ω    | -       |

#### Table 12 HS Receiver DC Specifications

Note (1) Excluding possible additional RF interference of 100mV peak sine wave beyond 450MHz.(2) This table value includes a ground difference of 50mV between the transmitter and the receiver, the static common-mode level tolerance and variations below 450MHz

#### Table 13 HS Receiver AC Specifications

| Parameter  | Description                             |   | Тур. | Max. | Unit | Note |
|------------|-----------------------------------------|---|------|------|------|------|
| ΔVCMRX(HF) | Common mode interference beyond 450 MHz | - | -    | 100  | mVpp | (1)  |
| ССМ        | Common mode termination                 | - | -    | 60   | pF   | (2)  |

Note (1)  $\Delta VCMRX(HF)$  is the peak amplitude of a sine wave superimposed on the receiver inputs.

(2) For higher bit rates a 14pF capacitor will be needed to meet the common-mode return loss specification.

| Document Title | M101GWWC R4 Tenta | M101GWWC R4 Tentative Product Specification |            |          |    |
|----------------|-------------------|---------------------------------------------|------------|----------|----|
| Document No.   |                   | Issue date                                  | 2019/08/26 | Revision | 00 |

#### 4.2.5 MIPI Data-Clock Timing

#### Figure 13 MIPI Data-Clock Timing Definitions



#### Table14 MIPI Data-Clock Timing Specifications

| Parameter                             | Symbol                  | Min.   | Тур. | Max. | Unit               | Note                        |
|---------------------------------------|-------------------------|--------|------|------|--------------------|-----------------------------|
| UI instantaneous                      | UI <sub>INST</sub>      |        | -    | 12.5 | ns                 | (1), (2),(3)<br>(4),(5),(6) |
| Date to Clock Setup<br>Time(Receiver) | T <sub>SETUP</sub> (RX) | (0.15) | -    | -    | UI <sub>INST</sub> | (7), (8)                    |
| Clock to Date Hold Time<br>(Receiver) | T <sub>HOLD</sub> (RX)  | (0.15) | -    | -    | UI <sub>INST</sub> | (7), (8)                    |

Note (1) This value corresponds to a minimum 80 Mbps data rate.

(2) The minimum UI shall not be violated for any single bit period, i.e., any DDR half cycle within a data burst.

- (3) Maximum total bit rate is 850Mbps of 1 data lane 24-bit data format.
- (4) Maximum total bit rate is 1.7Gbps of 2 data lanes 24-bit data format.
- (5) Maximum total bit rate is 2Gbps of 3 data lanes 24-bit data format.
- (6) Maximum total bit rate is 2Gbps of 4 data lanes 24-bit data format.
- (7) Total setup and hold window for receiver of 0.3  $\rm UI_{\rm INST}.$

(8)  $T_{SETUP}$  (RX) and  $T_{HOLD}$  (RX) are only RX without PCB and connector and guaranteed by design.

| Document Title | M101GWWC R4 Tenta | ative Product S | Page No.   | 22/37    |    |
|----------------|-------------------|-----------------|------------|----------|----|
| Document No.   |                   | Issue date      | 2019/08/26 | Revision | 00 |

#### 4.2.6 Burst Mode Data Transmission

#### Figure 14 High-Speed Data Transmission in Bursts



#### Table15 Signal of High-Speed Data

| Parameter                | Description                                                                                                                                  | Min.                        | Тур. | Max.              | Unit |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|-------------------|------|
| TLPX                     | Transmitted length of any Low-Power state period                                                                                             | 50                          | -    | -                 | ns   |
| THS-PREPARE              | Time that the transmitter drives the Data<br>Lane LP-00 Line state immediately before<br>the HS-0 Line state starting the HS<br>transmission | 40+4*UI                     | -    | 85+<br>6*UI       | ns   |
| THS-PREPARE<br>+THS-ZERO | THS-PREPARE + time that the transmitter<br>drives the HS-0 state prior to transmitting<br>the Sync sequence.                                 | 145+10*UI                   | -    | -                 | ns   |
| TD-TERM-EN               | Time for the Data Lane receiver to enable the HS line termination.                                                                           | -                           | -    | 35+<br>4*UI       | ns   |
| THS-SETTLE               | Time interval during which the HS receiver shallignore any Data Lane HS transitions.                                                         | 85+6*UI                     | -    | 145<br>+10*<br>UI | ns   |
| THS-TRAIL                | Time that the transmitter drives the flipped<br>differential state after last payload data bit<br>of a HS transmission burst                 | max( n*8*UI,<br>60+n*4*UI ) | -    | -                 | ns   |
| THS-EXIT                 | Time that the transmitter drives LP-11 following a HS burst.                                                                                 | 100                         | -    | -                 | ns   |

| Document Title | M101GWWC R4 Tenta | M101GWWC R4 Tentative Product Specification |            |          |    |  |
|----------------|-------------------|---------------------------------------------|------------|----------|----|--|
| Document No.   |                   | Issue date                                  | 2019/08/26 | Revision | 00 |  |

# Figure 15 Switching the Clock Lane between Clock Transmission and Low-Power Mode



| Parameter                  | Description                                                                                                                                 | Min.             | Тур. | Max. | Unit |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|
| TCLK-POST                  | Time that the transmitter continues to send HS clock after the last associated Data Lane has transitioned to LP Mode.                       | 60+<br>52*U<br>I | -    | -    | ns   |
| TCLK-PRE                   | Time that the HS clock shall be driven by the transmitter prior to any associated Data Lane beginning the transition from LP to HS mode.    | 8*UI             | -    | -    | ns   |
| TCLK-PREPARE               | Time that the transmitter drives the Clock Lane<br>LP-00 Line state immediately before the HS-0<br>Line state starting the HS transmission. | 38               | -    | -    | ns   |
| TCLK-PREPARE<br>+TCLK-ZERO | TCLK-PREPARE + time that the transmitter drives the HS-0 state prior to starting the Clock.                                                 | 300              | -    | -    | ns   |
| TCLK-TERM-EN               | Time for the Clock Lane receiver to enable the HS line termination.                                                                         | -                | -    | 38   | ns   |
| TCLK-TRAIL                 | Time that the transmitter drives the HS-0 state<br>after the last payload clock bit of a HS<br>transmission burst.                          | 60               | -    | -    | ns   |
| THS-EXIT                   | Time that the transmitter drives the HS-0 state<br>after the last payload clock bit of a HS<br>transmission burst.                          | 100              | -    | -    | ns   |

#### Table16 Signal of Switching

| Document Title | M101GWWC R4 Tentative Product Specification |            |            |          | 24/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

#### 4.3 Interface Timings

#### Table 17 Interface Timings

| Parameter     | Symbol | Unit   | Min.     | Тур.   | Max. |
|---------------|--------|--------|----------|--------|------|
| DCLK          | fdck   | MHz    | -        | (69)   | -    |
| H Total Time  | Th     | clocks | -        | (872)  | -    |
| H Active Time | HA     | clocks |          | 800    | ~    |
| H Front Porch | Thf    | clocks | -        | (32)   |      |
| H Pulse Width | THP    | clocks | -        | (20)   | 0.   |
| H Back Porch  | Thb    | clocks | -        | (20)   | -    |
| V Total Time  | Τv     | lines  | -        | (1312) | -    |
| V Active Time | VA     | lines  | C        | 1280   |      |
| V Front Porch | T∨f    | lines  |          | (16)   | -    |
| V Pulse Width | TVP    | lines  | XU       | (3)    | -    |
| V Back Porch  | Tvb    | lines  | <u> </u> | (12)   | -    |
| V Frequency   | fv     | Hz     | -        | (60)   | -    |

Note: Htotal\*Vtotal\*Frame Frequency <69 MHz

| Document Title | M101GWWC R4 Tenta | Page No.   | 25/37      |          |    |
|----------------|-------------------|------------|------------|----------|----|
| Document No.   |                   | Issue date | 2019/08/26 | Revision | 00 |

#### 4.4 Input Power Specifications

Input power specifications are as follows.

| Parameter                        |                     | Symbol            | Min.     | Тур.      | Max.    | Unit  | Note         |
|----------------------------------|---------------------|-------------------|----------|-----------|---------|-------|--------------|
| System Power                     | <sup>-</sup> Supply |                   |          |           |         |       |              |
| LCD Drive Vol                    | tage (Logic)        | $V_{\text{DD}}$   | 3.0      | 3.3       | 3.6     | V     | (1),(2)      |
| VDD Current                      | White Pattern       | I <sub>DD</sub>   | -        | -         | (0.121) | A     | $\mathbf{O}$ |
| VDD Power<br>Consumption         | White Pattern       | P <sub>DD</sub>   | -        | -         | (0.4)   | W     | (1),(2),(3)  |
| Input Power S                    | upply Voltage       | IOVCC             | -        | (1.8)     | - ( )   | V     |              |
| Input Power S                    | upply Current       | IIN               | -        | -         | (0.03)  | А     |              |
| Input Power S                    | upply Voltage       | VPP               | (7.25)   | (7.5)     | (7.75)  | V     |              |
| Rush Current                     |                     | I <sub>Rush</sub> | -        | -         | (1.0)   | А     | (1),(4)      |
| Allowable Logi<br>Drive Ripple V | c/LCD<br>oltage     | $V_{VDD-RP}$      | -        | <u>).</u> | (200)   | mV    | (1)          |
| LED Power Su                     | ipply               |                   |          |           |         |       |              |
| LED Input Volt                   | age                 | $V_{\text{LED}}$  | (18.9)   | -         | (21.0)  | V     | (1),(2)      |
| LED Power Co                     | onsumption          | P <sub>LED</sub>  | 0.       | -         | (1.82)  | W     | (1),(6)      |
| LED Forward                      | /oltage             | V <sub>F</sub>    | (2.7)    | -         | (3.0)   | V     | (1) (2)      |
| LED Forward (                    | Current             | l <sub>F</sub>    | -        | (20)      | -       | mA    | (1),(2)      |
| LED Life Time                    | 0                   | LT                | (22,000) | -         | -       | Hours | (1),(5)      |

#### **Table 18 Input Power Specifications**

Note (1) All of the specifications are guaranteed under normal conditions. Normal conditions are defined as follow: Temperature:  $25^{\circ}$ C, Humidity:  $55 \pm 10\%$ RH.

Note (2) All of the absolute maximum ratings specified in the table, if exceeded, may cause faulty operation or unrecoverable damage. It is recommended to follow the typical value.

Note (3) The specified  $V_{DD}$  current and power consumption are measured under the  $V_{DD}$  = 3.3 V,  $F_V$  = 60 Hz condition and White Pattern.

Note (4) The figures below is the measuring condition of  $V_{DD}$ . Rush current can be measured when  $T_{RUSH}$  is 0.5 ms.

| Document Title | M101GWWC R4 Tenta | ative Product S | Page No.   | 26/37    |    |
|----------------|-------------------|-----------------|------------|----------|----|
| Document No.   |                   | Issue date      | 2019/08/26 | Revision | 00 |

#### Figure 16 V<sub>DD</sub> Rising Time



Note (5) The life time is determined as the sum of the lighting time till the luminance of LCD at the typical LED current reducing to 50% of the minimum value under normal operating condition. Note (6) Definition of VLED and PLED

 $V_{LED} = V_F \mathbf{x7}, \ I_{LED} = I_F \mathbf{x4}, \ PLED = V_{LED} \mathbf{xI}_{LED}$ 



| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 27/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

#### 4.5 Power ON/OFF Sequence

1.Interface signals are also shown in the chart. Signals from any system shall be Hiresistance state or low level when VDD voltage is off.

2. When system first start up, should keep the VDD high time longer than 200ms, otherwise may cause image sticking when VDD drop off.



#### Figure 17 Power On Sequence

#### **Table 19 Power On Sequencing Requirements**

| Symbol   | Min   | Тур      | Max      | Unit |
|----------|-------|----------|----------|------|
| tRamp    | -     | no limit | -        | us   |
| tPWON    | (0)   | -        | -        | ms   |
| tMIPI-ON | (0)   | -        | tRPWIRES | ms   |
| tRPWIRES | (5)   | -        | -        | ms   |
| tRESETL  | (10)  | -        | -        | ms   |
| tSLPOUT  | (120) | -        | -        | ms   |
| tBLON    | (0)   | -        | -        | ms   |

| Document Title | M101GWWC R4 Tentative Product Specification |            |            |          | 28/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

#### Figure 18 Power Off Sequence



Note: For the power off case2, DISOFF command and tDISOFF are optional. That means  $t_{CMD_OFF}$  could be followed by the SLPIN command an tSLPIN, without DISOFF command and tDISOFF.

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 29/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

#### **Table 20 Power Off Sequencing Requirements**

| Symbol    | Min   | Тур      | Max | Unit | Remark          |
|-----------|-------|----------|-----|------|-----------------|
| tRamp     | -     | no limit | -   | us   |                 |
| tPWONFF   | (0)   | -        | -   | ms   |                 |
| tMIPIOFF1 | (0)   | -        | -   | ms   | power off case1 |
| tMIPIOFF2 | (0)   | -        | -   | ms   | power off case2 |
| tRSTOFF2  | (0)   | -        | -   | ms   | power off case2 |
| tRSTOFF1  | (120) | -        | -   | ms   | power off case1 |
| tCMD_OFF  | (1)   | -        | -   | ms   | power off case2 |
| tDISOFF   | (50)  | -        | -   | ms   | power off case2 |
| tSLPIN    | (100) | -        | -   | ms   | power off case2 |
| tBLOFF    | (0)   | -        | -   | ms   |                 |

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 30/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

#### 5.0 Mechanical Characteristics

#### 5.1 Outline Drawing

#### Figure 19 Reference Outline Drawing (Front Side)





| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 31/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

#### Figure 20 Reference Outline Drawing (Back Side)



Unit:mm

Note: Unnoted tolerance ±0.5mm;

#### 5.2 Dimension Specifications

#### **Table 21 Module Dimension Specifications**

| Item      |              | Min. Typ. Max. |          | Max.     | Unit |
|-----------|--------------|----------------|----------|----------|------|
| Width     |              | (141.70)       | (142.00) | (142.30) | mm   |
| Height    | leight       |                | (228.50) | (229.00) | mm   |
| Thickness | Without PCBA | (2.40)         | (2.55)   | (2.70)   | mm   |
| Thickness | With PCBA    | -              | -        | (4.50)   | mm   |
| Weight    |              | -              | (135)    | (145)    | g    |

Note: Outline dimension measure instrument: Vernier Caliper.

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 32/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

#### 6.0 Reliability Conditions

#### Table 22 Reliability Condition

|                             | Item                | Package              |                                      | Test Conditions                        | Note      |  |
|-----------------------------|---------------------|----------------------|--------------------------------------|----------------------------------------|-----------|--|
| High Temperat               | ture/High Humidity  | Module               | <b>T</b> <sub>gs</sub> =40℃          | T <sub>gs</sub> =40℃, 90%RH, 300 hours |           |  |
| High Tempera                | ture Operating Test | Module               | <b>T</b> <sub>gs</sub> <b>=60</b> ℃  | T <sub>gs</sub> =60℃,300 hours         |           |  |
| Low Temperat                | ure Operating Test  | Module               | T <sub>a</sub> =0℃, 3                | 300 hours                              | (1),(2),( |  |
| High Tempera                | ture Storage Test   | Module               | T <sub>a</sub> =60℃,                 | 300 hours                              | 0);(1)    |  |
| Low Temperat                | ure Storage Test    | Module               | T <sub>a</sub> = -20℃                | 2, 300 hours                           |           |  |
|                             |                     |                      | Test met                             | hod: Non-Operation                     |           |  |
|                             |                     | Modulo               | Acceleration: 220 G , Half sine wave |                                        |           |  |
|                             | erating rest        | Module               | Active time: 2 ms                    |                                        |           |  |
|                             |                     |                      | Pulse: X,Y,Z .one time for each side |                                        | (1),(3),( |  |
|                             |                     |                      | Test meth                            | nod: Non-Operation                     | 5)        |  |
| Vibration Non-exerting Test |                     | Modulo               | Accelerat                            | tion: 1.5 G                            |           |  |
|                             | operating rest      | woule                | Frequenc                             | cy: 10 - 500Hz Random                  |           |  |
|                             |                     |                      | Sweep: 3                             | 30 Minutes each Axis (X, Y, Z)         |           |  |
|                             | On a notion of      |                      | Contact                              | ±8KV, (150pF,330Ohm)                   |           |  |
| ESD Toot                    | Operating           | wodule               | Air                                  | ±15KV, (150pF,330Ohm)                  | (1),(2),( |  |
| ESDTESI                     | Non Operating       | Madula               | Contact                              | ±10KV, (150pF,330Ohm)                  | 6)        |  |
|                             | Non-Operating       | Ion-Operating Module |                                      | ±20KV, (150pF,330Ohm)                  | ]         |  |

Note (1) A sample can only have one test. Outward appearance, image quality and optical data can only be checked at normal conditions according to the IVO document before reliable test. Only check the function of the module after reliability test.

Note (2) The setting of electrical parameters should follow the typical value before reliability test. Note (3) During the test, it is unaccepted to have condensate water remains. Besides, protect the module from static electricity.

Note (4) The sample must be released for 24 hours under normal conditions before judging. Furthermore, all the judgment must be made under normal conditions. Normal conditions are defined as follow: Temperature:  $25^{\circ}$ , Humidity:  $55 \pm 10\%$ RH. T<sub>a</sub>= Ambient Temperature, T<sub>gs</sub>= Glass

Surface Temperature.

Note (5) The module should be fixed firmly in order to avoid twisting and bending.

| Document Title | M101GWWC R4 Tentative Product Specification |            |            |          | 33/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

Note (6) It could be regarded as pass, when the module recovers from function fault caused by ESD after a while.

| Document Title | M101GWWC R4 Tentative Product Specification |            |            | Page No. | 34/37 |
|----------------|---------------------------------------------|------------|------------|----------|-------|
| Document No.   |                                             | Issue date | 2019/08/26 | Revision | 00    |

### 7.0 Package Specification

#### Figure 21 Packing Method



| Document Title | M101GWWC R4 Tenta | M101GWWC R4 Tentative Product Specification |            |          |    |  |  |
|----------------|-------------------|---------------------------------------------|------------|----------|----|--|--|
| Document No.   |                   | Issue date                                  | 2019/08/26 | Revision | 00 |  |  |

#### 8.0 Lot Mark



Note: This picture is only an example.

#### 8.1 20 Lot Mark

Code 1,2,4,5,6,7,8,9,10,11,16: IVO internal flow control code.

Code 3: Production Location.

Code 12: Production Year.

Code 13: Production Month.

Code 14,15: Production Day.

#### Code 17,18,19,20: Serial Number.

#### 8.2 23 Product Barcode

| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|

Code 1,2: Manufacture District.

Code 3,4,5,6,7: IVO internal module name.

Code 8,9,10,13,16: IVO internal flow control code.

Code 11,12: Cell location Suzhou, China defined as "KS".

Code 14 ,15: Module location Kunshan, China defined as "KS"; Yangzhou, China defined as "YZ"; Shenzhen, China defined as "SE"; Zhuhai, China defined as "ZH"; Suzhou, China defined as "SZ". Code 17,18,19 : Year, Month, Day refer to Note(1), Note(2) and Note(3).

Note (1) Production Year

| Year | 2006 | 2007 | 2008 | 2009 | 2010 | 2011 | 2012 | 2013 | <br>2035 |
|------|------|------|------|------|------|------|------|------|----------|
| Mark | 6    | 7    | 8    | 9    | А    | В    | С    | D    | <br>Z    |

#### Note (2) Production Month

| Month | Jan. | Feb. | Mar. | Apr. | May. | Jun. | Jul. | Aug. | Sep. | Oct | Nov. | Dec. |
|-------|------|------|------|------|------|------|------|------|------|-----|------|------|
| Mark  | 1    | 2    | 3    | 4    | 5    | 6    | 7    | 8    | 9    | А   | В    | С    |

Note (3) Production Day: 1~V. Code 20~23 : Serial Number.

| Document Title | M101GWWC R4 Tenta | Page No.   | 36/37      |          |    |
|----------------|-------------------|------------|------------|----------|----|
| Document No.   |                   | Issue date | 2019/08/26 | Revision | 00 |

#### 9.0 General Precaution

#### 9.1 Using Restriction

This product is not authorized for using in life supporting systems, aircraft navigation control systems, military systems and any other appliance where performance failure could be life-threatening or lead to be catastrophic.

#### 9.2 Operation Precaution

(1)The LCD product should be operated under normal conditions.

Normal conditions are defined as below:

Temperature: 25℃ Humidity: 55±10%

Display pattern: continually changing pattern (Not stationary)

(2) Brightness and response time depend on the temperature. (It needs more time to reach normal brightness in low temperature.)

(3) It is necessary for you to pay attention to condensation when the ambient temperature drops suddenly. Condensate water would damage the polarizer and electrical contacted parts of the module. Besides, smear or spot will remain after condensate water evaporating.

(4) If the absolute maximum rating value was exceeded, it may damage the module.

(5) Do not adjust the variable resistor located on the module.

(6) Sufficient suppression to the electromagnetic interference shall be done by system

manufacturers. Grounding and shielding may be important to minimize the interference.

(7) Image sticking may occur when the module displayed the same pattern for long time.

(8) Do not connect or disconnect the module in the "power on" condition. Power supply should always be turned on/off by the "power on/off sequence"

(9) Ultra-violet ray filter is necessary for outdoor operation.

#### 9.3 Mounting Precaution

(1) All the operators should be electrically grounded and with Ion-blown equipment turning on when mounting or handling. Dressing finger-stalls out of the gloves is important for keeping the panel

clean during the incoming inspection and the process of assembly.

(2) It is unacceptable that the material of cover case contains acetic or chloric. Besides, any other material that could generate corrosive gas or cause circuit break by electro-chemical reaction is not desirable.

(3) The case on which a module is mounted should have sufficient strength so that external force is not transmitted to the module directly.

(4) It is obvious that you should adopt radiation structure to satisfy the temperature specification.

(5) It should be attached to the system tightly by using all holes for mounting, when the module is assembled. Be careful not to apply uneven force to the module, especially to the PCB on the back.

| Document Title | M101GWWC R4 Tenta | Page No.   | 37/37      |          |    |
|----------------|-------------------|------------|------------|----------|----|
| Document No.   |                   | Issue date | 2019/08/26 | Revision | 00 |

(6) A transparent protective film needs to be attached to the surface of the module.

(7) Do not press or scratch the polarizer exposed with anything harder than HB pencil lead. In addition, don't touch the pin exposed with bare hands directly.

(8) Clean the polarizer gently with absorbent cotton or soft cloth when it is dirty.

(9) Wipe off saliva or water droplet as soon as possible. Otherwise, it may cause deformation and fading of color.

(10) Desirable cleaners are IPA (Isopropyl Alcohol), Ethyl alcohol or hexane. Do not use Ketone type materials (ex. Acetone), Toluene, Ethyl acid or Methyl chloride. It might permanent damage to the polarizer due to chemical reaction.

(11) Do not disassemble or modify the module. It may damage sensitive parts in the LCD module, and cause scratches or dust remains. IVO does not warrant the module, if you disassemble or modify the module.

#### 9.4 Handling Precaution

(1) Static electricity will generate between the film and polarizer, when the protection film is peeled off. It should be peeled off slowly and carefully by operators who are electrically grounded and with lon-blown equipment turning on. Besides, it is recommended to peel off the film from the bonding area.

(2) The protection film is attached to the polarizer with a small amount of glue. When the module with protection film attached is stored for a long time, a little glue may remain after peeling.

(3) If the liquid crystal material leaks from the panel, keep it away from the eyes and mouth. In case of contact with hands, legs or clothes, it must be clean with soap thoroughly.

#### 9.5 Storage Precaution

When storing modules as spares for long time, the following precautions must be executed.

(1) Store them in a dark place. Do not expose to sunlight or fluorescent light. Keep the temperature between  $5^{\circ}$ C and  $35^{\circ}$ C at normal humidity.

(2) The polarizer surface should not come in contact with any other object. It is recommended that they be stored in the container in which they were shipped.

(3) It is recommended to use it in a short-time period, after it's unpacked. Otherwise, we would not guarantee the quality.

#### 9.6 Others

When disposing LCD module, obey the local environmental regulations.